

#### LITIX™ Basic+





#### **Features**

- Triple channel device with integrated and protected output stages (current sources), optimized to drive LEDs as additional low cost current source
- High output current (up to 80 mA) per channel
- Very low current consumption in sleep mode
- Very low output leakage when channel is "off"
- · Low current consumption during fault
- Additional output current demand supported by LITIX<sup>™</sup> Companion direct drive without additional components
- · Very high precision digital dimming supported
- Intelligent fault management: up to 16 and more devices can share a common error network with only one external resistor
- Reverse polarity protection allows reduction of external components and improves system performance at low battery/input voltages
- Overload protection
- Wide temperature range: -40°C < T<sub>1</sub> < 150°C</li>
- Output current control via external low power resistor
- Green product (RoHS compliant)

# **Potential applications**

- Cost effective "stop"/ "tail" function implementation with shared and separated LEDs per function
- Turn indicators
- Position, fog, rear lights and side markers
- · Animated light functions like wiping indicators and "welcome/goodbye" functions
- Day Running Light
- Interior lighting functions like ambient lighting (including RGB color control), illumination and dash board lighting
- LED indicators for industrial applications and instrumentation

#### **Product validation**

Qualified for Automotive Applications. Product Validation according to AEC-Q100/101.





# **Description**

The LITIX™ Basic+ TLD2131-3EP is a triple channel high-side driver IC with integrated output stages. It is designed to control LEDs with a current up to 80 mA. In typical automotive applications the device is capable of driving 3 red LEDs per chain (total 9 LEDs) with a current up to 60 mA and even above, if not limited by the overall system thermal properties. Practically, the output current is controlled by an external resistor or reference source, independently from load and supply voltage changes.

Table 1 **Product summary** 

| Parameter                                                 | Symbol                                     | Values                                                                                                                                                                |
|-----------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating voltage                                         | V <sub>S(nom)</sub>                        | 5.5 V 40 V                                                                                                                                                            |
| Maximum voltage                                           | $V_{\text{S(max)}}$ $V_{\text{OUTx(max)}}$ | 40 V                                                                                                                                                                  |
| Nominal output (load) current                             | I <sub>OUTx(nom)</sub>                     | 60 mA (nominal) when using the automotive supply voltage range 8 V - 18 V. Currents up to $I_{\rm OUTx(max)}$ are possible with low thermal resistance $R_{\rm thJA}$ |
| Maximum output (load) current                             | I <sub>OUTx(max)</sub>                     | 80 mA depending on R <sub>thJA</sub>                                                                                                                                  |
| Current accuracy at $R_{\text{SET}} = 10 \text{ k}\Omega$ | K <sub>LTx</sub>                           | 300 ±5%                                                                                                                                                               |
| Current consumption in sleep mode                         | I <sub>S(sleep, typ)</sub>                 | 0.1 μΑ                                                                                                                                                                |
| Maximum current consumption during fault                  | I <sub>S(fault, ERRN)</sub>                | 850 μA or less when fault is detected from another device (disabled via ERRN)                                                                                         |

| Туре        | Package     | Marking |
|-------------|-------------|---------|
| TLD2131-3EP | PG-TSDSO-14 | TLD2131 |

# TLD2131-3EP LITIX™ Basic+



# **Table of Contents**

| L              | Block diagram                                                                | . 4 |
|----------------|------------------------------------------------------------------------------|-----|
| 2              | Pin configuration                                                            | . 5 |
| 2.1            | Pin assignment                                                               |     |
| 2.2            | Pin definitions and functions                                                |     |
| 3              | General product characteristics                                              | . 7 |
| 3.1            | Absolute maximum ratings                                                     |     |
| 3.2            | Functional range                                                             |     |
| 3.3            | Thermal resistance                                                           |     |
| 1              | Internal supply                                                              | 10  |
| -<br>1.1       | Description                                                                  |     |
| 1.2            | Electrical characteristics internal supply and EN pin                        |     |
| 5              | Power stages                                                                 |     |
| 5.1            | Protection                                                                   |     |
| 5.1.1          | Thermal protection                                                           |     |
| 5.1.2          | Reverse battery protection                                                   |     |
| 5.2            | Output configuration via IN_SET, OUT_SET and PWMI pins                       |     |
| 5.2.1          | IN_SET pin                                                                   |     |
| 5.2.2          | Output current adjustment via R <sub>SET</sub>                               | 15  |
| 5.2.3          | Output control via IN_SET                                                    | 16  |
| 5.2.4          | IN_SET pin behavior during device fault management                           | 17  |
| 5.2.5          | OUT_SET pin                                                                  | 17  |
| 5.2.6          | Direct control of PWMI                                                       |     |
| 5.2.7          | Timing diagrams                                                              |     |
| 5.3            | Electrical characteristics power stage                                       |     |
| 5.4            | Electrical characteristics IN_SET, OUT_SET and PWMI pins for output settings | 22  |
| 5              | Load diagnosis                                                               |     |
| 5.1            | Error management via ERRN and D-pins                                         |     |
| 5.1.1          | ERRN pin                                                                     |     |
| 5.1.2          | D-pin                                                                        |     |
| 5.2            | Open Load (OL) and short OUTx to GND (SC)                                    |     |
| 5.2.1          | Fault management (D-pin open or connected with a capacitor to GND)           |     |
| 5.2.2          | Fault management (D-pin connected to GND)                                    |     |
| 5.3            | Single LED Short detection, SLS_REF and DS pins                              |     |
| 5.3.1          | SLS_REF pin                                                                  |     |
| 5.3.2<br>5.3.3 | DS pinSLS fault detection                                                    |     |
| 5.3.4          | SLS fault detection                                                          | 33  |
|                | consumption mode with retry strategy) 33                                     |     |
| 5.3.5          | SLS fault management: D-pin shorted to GND                                   |     |
| 5.4            | Electrical characteristics: Load diagnosis and Overload management           |     |
| 7              | Application information                                                      |     |
| 3              | Package outline                                                              | 39  |
| )              | Revision History                                                             | 40  |



# 1 Block diagram



Figure 1 Block diagram





# 2 Pin configuration

# 2.1 Pin assignment



Figure 2 Pin configuration

# 2.2 Pin definitions and functions

| Pin | Symbol  | Function                                                                                                                                                                                                                            |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | VS      | <b>Supply voltage;</b> Connected to battery or supply control switch, with EMC filter                                                                                                                                               |
| 8   | GND     | Ground; Signal ground                                                                                                                                                                                                               |
| 4   | IN_SET  | Control input for OUT channels; Connect to a low power resistor to adjust OUT output currents. Alternatively, a different current reference (i.e. the OUT_SET of another LITIX™ Basic+ LED Driver) may be connected                 |
| 2   | OUT_SET | <b>Control output for additional current source;</b> If an additional channel or output current with same input control is needed, connect this pin to the IN_SET pin of the additional LED driver. If not used, leave the pin open |
| 6   | PWMI    | <b>PWM input;</b> Connect to an external PWM controller. If not used, connect to GND                                                                                                                                                |
| 1   | SLS_REF | <b>Single LED short reference input;</b> Connect to a low power resistor or a voltage reference to adjust Internal SLS threshold. If not used, connect to GND                                                                       |
| 5   | DS      | <b>Single LED short delay/restart input;</b> Connect to a capacitor, leave open or connect to GND, depending on the required diagnosis management for single LED short detection (see <b>Chapter 6</b> for further details)         |
| 7   | D       | <b>Disable/delay error input;</b> Connect to a capacitor, leave open or connect to GND, depending on the required diagnosis management (see <b>Chapter 6</b> for further details)                                                   |
| 14  | ERRN    | ERROR flag I/O; Open drain, active low. Connect to a pull-up resistor                                                                                                                                                               |

# LITIX™ Basic+



## Pin configuration

| Pin            | Symbol | Function                                                                                                                                                                           |
|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9              | EN/DEN | <b>Outputs enable and diagnosis control input;</b> Connect to a control input (i.e. to VS via a resistor divider or a Zener diode) to enable OUTx control and diagnosis capability |
| 13             | OUT1   | Channel 1 output pin; Connect to the target load                                                                                                                                   |
| 12             | OUT2   | Channel 2 output pin; Connect to the target load                                                                                                                                   |
| 11             | OUT3   | Channel 3 output pin; Connect to the target load                                                                                                                                   |
| 3              | n.c.   | Not connected; Leave these pins open                                                                                                                                               |
| Exposed<br>Pad | EP     | Exposed Pad; Connected to GND-pin in application                                                                                                                                   |

#### \_\_\_\_\_

**General product characteristics** 



# **3** General product characteristics

# 3.1 Absolute maximum ratings

## Table 2 Absolute maximum ratings<sup>1)</sup>

| Parameter                                                                    | Symbol                 | Values |      | s    | Unit | Note or               | Number   |
|------------------------------------------------------------------------------|------------------------|--------|------|------|------|-----------------------|----------|
|                                                                              |                        | Min.   | Тур. | Max. |      | <b>Test Condition</b> |          |
| Voltage                                                                      |                        |        |      |      | •    |                       | •        |
| Supply voltage                                                               | $V_{S}$                | -18    | -    | 40   | V    | _                     | P_4.1.1  |
| EN/DEN voltage                                                               | $V_{\rm EN/DEN}$       | -18    | -    | 40   | V    | _                     | P_4.1.3  |
| EN/DEN voltage related to $V_{\rm S}$ : $V_{\rm EN/DEN}$ - $V_{\rm S}$       | V <sub>EN/DEN(VS</sub> | -40    | -    | 18   | V    | _                     | P_4.1.4  |
| EN/DEN voltage related to $V_{\rm OUTx}$ : $V_{\rm EN/DEN}$ - $V_{\rm OUTx}$ | V <sub>EN/DEN(V</sub>  | -18    | _    | 40   | V    | _                     | P_4.1.5  |
| Output voltages                                                              | $V_{\text{OUTx}}$      | -1     | -    | 40   | V    | _                     | P_4.1.10 |
| Output voltages related to $V_S$ : $V_S$ - $V_{OUTx}$                        | $V_{\rm OUTx(VS)}$     | -18    | -    | 40   | V    | _                     | P_4.1.11 |
| IN_SET voltages                                                              | $V_{IN\_SET}$          | -0.3   | _    | 6    | V    | _                     | P_4.1.12 |
| OUT_SET voltage                                                              | V <sub>OUT_SET</sub>   | -0.3   | _    | 6    | V    | _                     | P_4.1.13 |
| PWMI voltage                                                                 | $V_{\text{PWMI}}$      | -0.3   | _    | 6    | V    | -                     | P_4.1.14 |
| ERRN voltage                                                                 | $V_{ERRN}$             | -0.3   | -    | 40   | V    | _                     | P_4.1.18 |
| D Voltage                                                                    | $V_{D}$                | -0.3   | -    | 6    | V    | -                     | P_4.1.19 |
| DS voltage                                                                   | $V_{\mathrm{DS}}$      | -0.3   | -    | 6    | V    | -                     | P_4.1.42 |
| SLS_REF voltage                                                              | $V_{\rm SLS\_REF}$     | -0.3   | -    | 6    | V    | _                     | P_4.1.43 |
| Current                                                                      |                        |        |      |      |      |                       |          |
| Output currents (On each output channel OUTn)                                | I <sub>OUTx</sub>      | 0      | _    | 90   | mA   | _                     | P_4.1.21 |
| PWMI current                                                                 | I <sub>PWMI</sub>      | -0.5   | _    | 0.5  | mA   | _                     | P_4.1.26 |
| IN_SET current                                                               | I <sub>IN_SET</sub>    | 0      | _    | 300  | μΑ   | -                     | P_4.1.30 |
| D current                                                                    | I <sub>D</sub>         | -0.5   | _    | 0.5  | mA   | _                     | P_4.1.31 |
| DS current                                                                   | I <sub>DS</sub>        | -0.5   | _    | 0.5  | mA   | _                     | P_4.1.44 |
| SLS_REF current                                                              | I <sub>SLS_REF</sub>   | -0.5   | _    | 0    | mA   | -                     | P_4.1.45 |
| OUT_SET current                                                              | I <sub>OUT_SET</sub>   | 0      | _    | 0.5  | mA   | -                     | P_4.1.32 |
| Temperature                                                                  |                        |        | •    | •    | ·    |                       |          |
| Junction temperature                                                         | $T_{J}$                | -40    | -    | 150  | °C   | _                     | P_4.1.33 |
| Storage temperature                                                          | $T_{\rm stg}$          | -55    | _    | 150  | °C   | _                     | P_4.1.34 |

#### LITIX™ Basic+



#### **General product characteristics**

#### Table 2 Absolute maximum ratings<sup>1)</sup> (cont'd)

 $T_J$  = -40°C to +150°C;  $R_{IN\_SET}$  = 10 k $\Omega$ ; all voltages with respect to GND, positive current flowing into input and I/O pins, positive current flowing out from output pins (unless otherwise specified)

| Parameter                                               | Symbol                  | bol Values |      |      | Unit | Note or               | Number   |
|---------------------------------------------------------|-------------------------|------------|------|------|------|-----------------------|----------|
|                                                         |                         | Min.       | Тур. | Max. |      | <b>Test Condition</b> |          |
| ESD susceptibility                                      |                         |            |      |      |      |                       |          |
| ESD susceptibility all pins to GND                      | V <sub>ESD</sub>        | -2         | -    | 2    | kV   | HBM <sup>2)</sup>     | P_4.1.36 |
| ESD susceptibility all pins to GND                      | V <sub>ESD</sub>        | -500       | -    | 500  | V    | CDM <sup>3)</sup>     | P_4.1.37 |
| ESD susceptibility Pin 1, 7, 8, 14 (corner pins) to GND | V <sub>ESD1,7,8,1</sub> | -750       | -    | 750  | V    | CDM <sup>3)</sup>     | P_4.1.38 |

- 1) Not subject to production test, specified by design
- 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5k  $\Omega$ , 100 pF)
- 3) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 3.2 Functional range

Table 3 Functional range

| Parameter                                    | Symbol Values       |                      |      | Unit | Note or | Number                |         |
|----------------------------------------------|---------------------|----------------------|------|------|---------|-----------------------|---------|
|                                              |                     | Min.                 | Тур. | Max. |         | <b>Test Condition</b> |         |
| Voltage range for normal operation           | V <sub>S(nom)</sub> | 5.5                  | -    | 18   | V       | -                     | P_4.2.1 |
| Extended supply voltage for functional range | V <sub>S(ext)</sub> | V <sub>SUV(ON)</sub> | -    | 40   | V       | -                     | P_4.2.2 |
| Junction temperature                         | $T_{J}$             | -40                  | -    | 150  | °C      | _                     | P_4.2.4 |

Note:

Within the Normal Operation range, the IC operates as described in the circuit description. Within the Extended Operation range, parameters deviations are possible. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

#### LITIX™ Basic+



#### **General product characteristics**

#### 3.3 Thermal resistance

Note:

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to **www.jedec.org**.

Table 4 Thermal resistance<sup>1)</sup>

| Parameter                | Symbol          | Symbol Values |      |      | Unit | Note or                                                             | Number  |
|--------------------------|-----------------|---------------|------|------|------|---------------------------------------------------------------------|---------|
|                          |                 | Min.          | Тур. | Max. |      | <b>Test Condition</b>                                               |         |
| Junction to Case         | $R_{\rm thJC}$  | -             | _    | 10   | K/W  | 1)2)                                                                | P_4.3.1 |
| Junction to Ambient 1s0p | $R_{thJA1}$     |               |      |      | K/W  | 1)3)                                                                | P_4.3.3 |
| board                    |                 | _             | 61   | _    |      | $T_{\rm A} = 85^{\circ}{\rm C}$                                     |         |
|                          |                 | _             | 56   | _    |      | $T_A = 85$ °C<br>$T_A = 135$ °C                                     |         |
| Junction to Ambient 2s2p | $R_{\rm thJA2}$ |               |      |      | K/W  | 1)4)                                                                | P_4.3.4 |
| board                    | 0.107.12        | _             | 45   | _    |      | $T_{\rm A} = 85^{\circ}{\rm C}$                                     |         |
|                          |                 | _             | 43   | _    |      | $T_{\rm A} = 85^{\circ}{\rm C}$<br>$T_{\rm A} = 135^{\circ}{\rm C}$ |         |

- 1) Not subject to production test, specified by design.
- 2) Specified  $R_{\text{thJC}}$  value is simulated at natural convection on a cold plate setup (all pins and exposed pad are fixed to ambient temperature).  $T_A = 85^{\circ}\text{C}$ . Total power dissipation = 1.5 W
- 3) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-3 at natural convection on FR4 1s0p board. The product (chip+package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 70  $\mu$ m Cu, 300 mm<sup>2</sup> cooling area. Total power dissipation 1.5W distributed statically and homogenously over all power stages
- 4) Specified  $R_{\text{th,JA}}$  value is according to Jedec JESD51-5,-7 at natural convection on FR4 2s2p board; The product (chip+package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 mm Cu, 2 × 35 mm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Total power dissipation 1.5W distributed statically and homogenously over all power stages

**Internal supply** 



## 4 Internal supply

This chapter describes the internal supply in its main parameters and functionality.

#### 4.1 Description

The internal supply principle is highlighted in the concept diagram of Figure 3.

If the voltage applied at the EN/DEN pin is below  $V_{\rm EN(th)}$  the device enters sleep mode. In this state all internal functions are switched off and the current consumption is reduced to  $I_{\rm S(sleep)}$ .

As soon as the voltage applied at the supply pin  $V_S$  is above  $V_{SUV(ON)}$  and the voltage applied at the EN/DEN pin is above  $V_{EN(th)}$ , after the power-on reset time  $t_{POR}$ , the device is ready to deliver output current from the output stages. The power on reset time  $t_{POR}$  has to be taken into account also in relevant application conditions, i. e. with PWM control from VS or EN/DEN lines.



Figure 3 Internal supply

Furthermore, as soon as the voltage applied at the supply pin VS is above  $V_{SUV(ON)}$  and the voltage applied to the EN/DEN pin  $V_{EN}$  is above  $V_{DEN(th)}$ , the device is ready to detect and report fault conditions via ERRN (error network pin) as described in **Chapter 6**.

To program outputs enable and diagnosis enable via EN/DEN pin there are several possibilities, like a resistor divider from VS to GND, a Zener diode from EN/DEN to VS and also a logic control pin (e.g. from a microcontroller output).



## **Internal supply**



Figure 4 Power on reset timing diagram

# LITIX™ Basic+ Internal supply



# 4.2 Electrical characteristics internal supply and EN pin

#### Table 5 Electrical characteristics: Internal supply and EN pin

| Parameter                                                                                                                        | Symbol                      | Values |      |      | Unit | Note or                                                                                                                                                            | Number   |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                  |                             | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                                              |          |
| Current consumption, sleep mode                                                                                                  | I <sub>S(sleep)</sub>       | -      | 0.1  | 2    | μА   | $^{1)}V_{EN} = 0 \text{ V}$<br>$T_{J} < 85^{\circ}\text{C}$<br>$V_{S} = 18 \text{ V}$<br>$V_{OUTx} = 3.6 \text{ V}$                                                | P_5.2.1  |
| Current consumption, active mode (no fault)                                                                                      | I <sub>S(active)</sub>      | _      | 1.5  | 3    | mA   | $V_{EN} = 5.5 \text{ V}$ $I_{IN\_SETx} = 0  \mu\text{A}$ $T_{J} < 105^{\circ}\text{C}$ $V_{S} = 18 \text{ V}$ $V_{OUTx} = 3.6 \text{ V}$                           | P_5.2.3  |
| Current consumption during<br>fault condition triggered<br>from another device sharing<br>ERRN bus (all channels<br>deactivated) | I <sub>S(fault, ERRN)</sub> | -      |      | 850  | μА   | $V_{EN} = 5.5 \text{ V}$<br>$T_{J} < 105^{\circ}\text{C}$<br>$V_{S} = 18 \text{ V}$<br>$V_{ERRN} = 0 \text{ V}$<br>$V_{OUTx} = 3.6 \text{ V}$<br>D open            | P_5.2.4  |
| Current consumption during fault condition (all channels deactivated)                                                            | I <sub>S(fault, OUT)</sub>  | -      | -    | 1.25 | mA   | $V_{EN} = 5.5 \text{ V}$<br>$T_{J} < 105^{\circ}\text{C}$<br>$V_{S} = 18 \text{ V}$<br>$V_{OUT1} = 0 \text{ V}$<br>$V_{OUT2} = V_{OUT3} = 3.6 \text{ V}$<br>D open | P_5.2.16 |
| Supply thresholds                                                                                                                |                             |        |      |      |      |                                                                                                                                                                    |          |
| Required supply voltage for output activation                                                                                    | V <sub>SUV(ON)</sub>        | _      | -    | 5.5  | V    | $V_{EN} = V_{S}$ $V_{OUTx} = 3 V$ $R_{IN\_SET} = 6.8 k\Omega$ $I_{OUTx} > 50\%$ $I_{OUTx(nom)}$                                                                    | P_5.2.5  |
| Required supply voltage for output deactivation                                                                                  | V <sub>SUV(OFF)</sub>       | 4.5    | _    | _    | V    | $V_{EN} = V_{S}$ $V_{OUTx} = 3 V$ $R_{IN\_SET} = 6.8 k\Omega$ $I_{OUTx} < 50\%$ $I_{OUTx(nom)}$                                                                    | P_5.2.6  |
| Supply voltage activation hysteresis: $V_{SUV(ON)}$ - $V_{SUV(OFF)}$                                                             | V <sub>SUV(hys)</sub>       | _      | 200  | -    | mV   | $^{1)}V_{\rm EN} > V_{\rm EN(th)}$                                                                                                                                 | P_5.2.8  |

## LITIX™ Basic+



#### **Internal supply**

#### **Electrical characteristics: Internal supply and EN pin (cont'd)** Table 5

| Parameter                          | Symbol                  |      | Value | s    | Unit | Note or                                                                                                                                                       | Number   |
|------------------------------------|-------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                    |                         | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                                                                                         |          |
| EN pin                             |                         |      | ·     |      |      |                                                                                                                                                               |          |
| EN outputs enable threshold        | V <sub>EN(th)</sub>     | 1.4  | 1.65  | 1.8  | V    | $V_{\rm S} = 5.5 \mathrm{V}$<br>$V_{\rm PS} = 2 \mathrm{V}$<br>$R_{\rm IN\_SET} = 6.8 \mathrm{k}\Omega$<br>$I_{\rm OUTx} = 50\%$<br>$I_{\rm OUTx(nom)}$       | P_5.2.9  |
| DEN diagnosis enable<br>threshold  | $V_{DEN(th)}$           | 2.4  | 2.5   | 2.8  | V    | $V_{\rm S} = 5.5  \rm V$                                                                                                                                      | P_5.2.11 |
| DEN diagnosis enable<br>hysteresis | V <sub>DEN(hys)</sub>   | -    | 120   | -    | mV   | $^{1)}R_{\text{IN\_SET}} = 6.8 \text{ k}\Omega$                                                                                                               | P_5.2.12 |
| EN/DEN pull-down current           | I <sub>EN/DEN(PD)</sub> | -    | -     | 60   | μΑ   | $V_{\rm S} > 8  \rm V$<br>$V_{\rm EN/DEN} = 2.8  \rm V$                                                                                                       | P_5.2.17 |
| EN/DEN pull-down current           | I <sub>EN/DEN(PD)</sub> | -    | -     | 110  | μΑ   | $V_{\rm S} > 8  \rm V$<br>$V_{\rm EN/DEN} = 5.5  \rm V$                                                                                                       | P_5.2.14 |
| EN/DEN pull-down current           | I <sub>EN/DEN(PD)</sub> | _    | _     | 350  | μΑ   | $V_{\rm S} > 8 \text{ V}$<br>$V_{\rm EN/DEN} = V_{\rm S}$                                                                                                     | P_5.2.15 |
| Timing                             |                         |      |       |      |      |                                                                                                                                                               | _        |
| Power on reset delay time          | $t_{POR}$               | -    | -     | 25   | μs   | $^{1)}V_{\rm S}$ rising from 0 V<br>to 13.5 V<br>$V_{\rm OUTx} = 3.6$ V<br>$R_{\rm IN\_SET} = 6.8$ k $\Omega$<br>$I_{\rm OUTx} = 80\%$<br>$I_{\rm OUTx(nom)}$ | P_5.2.13 |

<sup>1)</sup> Not subjected to production test: specified by design.



#### 5 Power stages

The three output stages are realized as high-side current sources with an output current up to 80mA. During off state the leakage current at the output stages is minimized in order to prevent a slightly glowing LED. The maximum output current is limited by the power dissipation and used PCB cooling areas.

For an operating output current control loop, the supply and output voltages have to be considered according to the following parameters:

- Required supply voltage for current control  $V_{S(CC)}$
- Voltage drop over through the output stage during current control  $V_{PSY(CC)}$
- Required output voltage for current control V<sub>OUTX(CC)</sub>

#### 5.1 Protection

The device provides embedded protective functions, which are designed to prevent IC damage under fault conditions described in this datasheet. Fault conditions are considered as "outside" normal operating range. Protective functions are not designed for continuous nor for repetitive operations.

#### 5.1.1 Thermal protection

A thermal protection circuitry is integrated in the device. It is realized by a temperature monitoring of the output stages.

As soon as the junction temperature exceeds the current reduction temperature threshold  $T_{\text{J(CRT)}}$  the output current can be reduced by the device by reducing the IN\_SETx reference voltage  $V_{\text{IN\_SETx(ref)}}$ . This feature greatly helps to avoid LEDs flickering during static output overload conditions. Furthermore, it helps to protect the LEDs, which are mounted thermally close to the device, against overtemperature. If the device temperature still increases, the three output currents decrease close to 0 A. As soon as the device cools down the output currents rise again.



Figure 5 Output current reduction at high temperature (qualitative diagram)

Note: It is assumed that a configuration resistor  $R_{SET}$  is applied from IN\_SET to GND, and not a current source, to make the protection effective.



#### 5.1.2 Reverse battery protection

The device has an integrated reverse battery protection feature. This feature protects the driver IC itself and, potentially, also connected LEDs. The output reverse current is limited to  $I_{\text{OUTx}(REV)}$  by the reverse battery protection.

#### 5.2 Output configuration via IN SET, OUT SET and PWMI pins

Outputs current can be defined via IN\_SET and OUT\_SET (to drive additional devices without further external components) pins.

#### 5.2.1 IN\_SET pin

The IN\_SET pin is a multiple function pin for the output current definition and input control.

Output currents definition and analog dimming control can be done defining accordingly the IN\_SET current.



Figure 6 IN\_SET pin block diagram

#### **5.2.2** Output current adjustment via R<sub>SET</sub>

The output current for the channels can be defined connecting a low power resistor ( $R_{\text{SET}}$ ) between the IN\_SET pin and GND. The dimensioning of the resistor can be done using the formula:

$$I_{OUTx} = k_x \cdot I_{IN\_SET} = k_x \cdot V_{IN\_SET(ref)} / R_{SET}$$
(5.1)

The gain factor  $k_x$  (defined as the ratio  $I_{OUTx}/I_{IN\_SET}$ ) is graphically described in **Figure 7**.

The current through the  $R_{\text{SETx}}$  is defined by the resistor itself and the reference voltage  $V_{\text{IN\_SET(ref)}}$ , which is applied to the IN\_SET pin when the device is supplied and the channel enabled.

#### 5.2.3 Output control via IN\_SET

The IN\_SET pin can be connected via  $R_{\text{SET}}$  to the open-drain output of a microcontroller or to an external NMOS transistor as described in Figure 9. This signal can be used to turn off the relative output stages of the IC.

A minimum IN\_SET current of  $I_{\text{IN-SET(ACT)}}$  is required to turn on the output stages. This feature is implemented to prevent glowing of LEDs caused by leakage currents on the IN\_SET pin, see again Figure 7 for details.



Figure 7  $I_{\text{OUT}}$  vs  $I_{\text{IN SET}}$ 



Figure 8 Typical output current accuracy  $I_{OUT}/I_{IN\_SET}$  at  $T_J = 25$ °C

#### LITIX™ Basic+



#### **Power stages**



Figure 9 Output control via IN\_SET pin and open-drain microcontroller out (simplified diagram)

#### 5.2.4 IN\_SET pin behavior during device fault management

If a fault condition arises on the channel controlled by the IN\_SET pin, once the D-pin reaches the high level threshold  $V_{D(th)}$ , the current of the IN\_SET pin is reduced to  $I_{IN\_SET(fault)}$ , in order to minimise the current consumption of the whole device under fault condition (detailed description is in the load diagnosis section, **Chapter 6**).

#### 5.2.5 OUT\_SET pin

The OUT\_SET pin, mirroring the IN\_SET current defined by the external resistor  $R_{\text{SET}}$ , can be used to define the IN\_SET current of an additional companion device.

If minimum IN\_SET activation current  $I_{\text{IN\_SET(act)}}$  is not reached or if the D-pin reaches the high level threshold  $V_{\text{D(th)}}$  the OUT\_SET current is reduced to  $I_{\text{OUT\_SET(OFF)}}$ . This allows to drive other devices via OUT\_SET, even when digital dimming is required, without external components (see application drawing example in **Chapter 7**).





Figure 10 OUT\_SET pin block diagram



Figure 11 IN\_SET to OUT\_SET serial connection example

#### 5.2.6 Direct control of PWMI

PWMI input can be controlled by the PWMO output of another device of LITIX™ Basic+ family or, alternatively, a push-pull output stage of a microcontroller: the host device decides the digital dimming characteristics by applying the proper control cycle in order to set the "on"/"off" timing, according to the chosen dimming function.

#### 5.2.7 Timing diagrams

In the following diagrams (**Figure 12**, **Figure 13**, **Figure 14**) the influences of different driving inputs on output activation delays are shown.

## LITIX™ Basic+



#### **Power stages**



Figure 12 IN\_SET turn on and turn off delay timing diagram



Figure 13 IN\_SET to OUT\_SET activation and deactivation delay timing diagram



Figure 14 PWMI turn on and turn off timing diagram



## 5.3 Electrical characteristics power stage

#### Table 6 Electrical characteristics: Power stage

| Parameter               | Symbol                  |      | Value | S    | Unit | Note or<br>Test Condition                                                                                                                          | Number   |
|-------------------------|-------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                         |                         | Min. | Тур.  | Max. |      |                                                                                                                                                    |          |
| Output leakage currents | I <sub>OUTx(leak)</sub> | -    | -     | 3    | μΑ   | $I_{\text{IN_SETX}} = 5.5 \text{ V}$ $I_{\text{IN_SETX}} = 0  \mu\text{A}$ $V_{\text{OUTX}} = 2.5 \text{ V}$ $T_{\text{J}} = 85^{\circ}\text{C}$   | P_6.5.1  |
| Output leakage currents | I <sub>OUTx(leak)</sub> | -    | -     | 7    | μΑ   | $I_{\text{IN_SETx}} = 5.5 \text{ V}$ $I_{\text{IN_SETx}} = 0  \mu\text{A}$ $V_{\text{OUTx}} = 2.5 \text{ V}$ $T_{\text{J}} = 150 ^{\circ}\text{C}$ | P_6.5.59 |
| Reverse output currents | I <sub>OUTx(rev)</sub>  | -    | _     | 3    | μΑ   | $^{1)}V_{EN} = V_{S}$<br>$V_{Sx} = -18 \text{ V}$<br>Output load: LED with break down voltage < - 0.6 V                                            | P_6.5.2  |
| Output current accuracy |                         |      | •     | ·    |      |                                                                                                                                                    |          |
| Output current accuracy | K <sub>LTx</sub>        | 279  | 300   | 321  | -    | $^{1)}T_{J}$ = 25 115°C<br>$V_{S}$ = 8 18 V<br>$V_{PSx}$ = 2 V<br>$I_{IN\_SETx}$ = 33 μA                                                           | P_6.5.30 |
| Output current accuracy | $K_{ALLx}$              | 267  | 300   | 333  | _    | $^{1)}T_{J} = -40 115$ °C<br>$V_{S} = 8 18 \text{ V}$<br>$V_{PSx} = 2 \text{ V}$<br>$I_{IN\_SETx} = 33 \mu\text{A}$                                | P_6.5.31 |
| Output current accuracy | K <sub>LTx</sub>        | 285  | 300   | 315  | -    | $^{1)}T_{J}$ = 25 115°C<br>$V_{S}$ = 8 18 V<br>$V_{PSx}$ = 2 V<br>$I_{IN\_SETx}$ = 66 μA                                                           | P_6.5.32 |
| Output current accuracy | K <sub>ALLx</sub>       | 279  | 300   | 321  | -    | $^{1)}T_{J}$ = -40 115°C<br>$V_{S}$ = 8 18 V<br>$V_{PSx}$ = 2 V<br>$I_{IN\_SETx}$ = 66 μA                                                          | P_6.5.33 |
| Output current accuracy | K <sub>LTx</sub>        | 288  | 300   | 312  | _    | $^{1)}T_{J} = 25 115$ °C<br>$V_{S} = 8 18$ V<br>$V_{PSx} = 2$ V<br>$I_{IN\_SETx} = 200$ μA                                                         | P_6.5.34 |
| Output current accuracy | K <sub>ALLx</sub>       | 285  | 300   | 315  | -    | $^{1)}T_{J} = -40 115$ °C<br>$V_{S} = 8 18 \text{ V}$<br>$V_{PSx} = 2 \text{ V}$<br>$I_{IN\_SETx} = 200 \mu\text{A}$                               | P_6.5.35 |

## LITIX™ Basic+



#### **Power stages**

#### Table 6 **Electrical characteristics: Power stage** (cont'd)

| Parameter                                                                           | Symbol                |                              | Values |      |    | Note or                                                                                                                                                                                     | Number   |
|-------------------------------------------------------------------------------------|-----------------------|------------------------------|--------|------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                     |                       | Min.                         | Тур.   | Max. | ,  | <b>Test Condition</b>                                                                                                                                                                       |          |
| Required voltage drop<br>during current control<br>$V_{PS(CC)} = V_S - V_{OUTx}$    | V <sub>PSx(CC)</sub>  | 1.0                          | _      | -    | V  | $I_{OUTx}^{2)} V_{S} = 8 18 \text{ V}$ $I_{OUTx}^{2} > 90\% \text{ of}$ $K_{x(typ)}^{*} I_{IN\_SET}$                                                                                        | P_6.5.36 |
| Required voltage drop<br>during current control<br>$V_{PSx(CC)} = V_S - V_{OUTx}$   | V <sub>PSx(CC)</sub>  | 0.65                         | -      | -    | V  | $^{2)}V_{S} = 8 18 \text{ V}$ $I_{IN\_SET} = 133  \mu\text{A}$ $I_{OUTx} > 90\% \text{ of}$ $K_{x(typ)} * I_{IN\_SET}$ $T_{J} = -40 ^{\circ}\text{C}$                                       | P_6.5.37 |
| Required voltage drop<br>during current control<br>$V_{PSx(CC)} = V_{S} - V_{OUTx}$ | V <sub>PSx(CC)</sub>  | 0.75                         | _      | _    | V  | $I_{\text{IN_SET}} = 8 18 \text{ V}$ $I_{\text{IN_SET}} = 133 \mu\text{A}$ $I_{\text{OUTx}} > 90\% \text{ of}$ $K_{\text{X(typ)}} * I_{\text{IN_SET}}$ $T_{\text{J}} = 25 ^{\circ}\text{C}$ | P_6.5.38 |
| Required voltage drop<br>during current control<br>$V_{PSx(CC)} = V_{S} - V_{OUTx}$ | V <sub>PSx(CC)</sub>  | 0.85                         | _      | -    | V  | $I_{\text{IN_SET}} = 8 18V$ $I_{\text{IN_SET}} = 133 \mu\text{A}$ $I_{\text{OUTx}} > 90\% \text{of}$ $K_{\text{X(typ)}} * I_{\text{IN_SET}}$ $T_{\text{J}} = 150 ^{\circ}\text{C}$          | P_6.5.39 |
| Required supply voltage for current control                                         | V <sub>S(CC)</sub>    | 5.5                          | -      | -    | V  | $V_{EN} = 5.5 \text{ V}$ $V_{OUT} = 3 \text{ V}$ $R_{IN\_SET} = 6.8 \text{ k}\Omega$ $I_{OUT} > 90\% \text{ of}$ $K_x I_{IN\_SET}$                                                          | P_6.5.40 |
| Required output voltage for current control                                         | V <sub>OUT(CC)</sub>  | 1.4                          | _      | -    | V  | $V_{\rm S} = 8 18 \text{ V}$ $I_{\rm OUT} > 90\% \text{ of}$ $K_{\rm x} {}^{\star} I_{\rm IN\_SET}$                                                                                         | P_6.5.41 |
| Current reduction temperature threshold                                             | $T_{J(CRT)}$          | -                            | 140    | -    | °C | 1)                                                                                                                                                                                          | P_6.5.44 |
| Output current during current reduction at high temperature                         | I <sub>OUT(CRT)</sub> | 85% of I <sub>OUT(typ)</sub> | _      | -    | mA | <sup>1)</sup> T <sub>J</sub> = 150°C                                                                                                                                                        | P_6.5.45 |

<sup>1)</sup> Not subjected to production test: specified by design.

<sup>2)</sup> In these test conditions, the parameter  $K_{(typ)}$  represents the typical value of output current accuracy.



## 5.4 Electrical characteristics IN\_SET, OUT\_SET and PWMI pins for output settings

#### Table 7 Electrical characteristics: IN\_SET, OUT\_SET and PWMI pins

| Parameter                        | Symbol                                              |       | Value | s     | Unit | Note or<br>Test Condition                                                                                                                                                                                            | Number   |
|----------------------------------|-----------------------------------------------------|-------|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                  |                                                     | Min.  | Тур.  | Max.  |      |                                                                                                                                                                                                                      |          |
| IN_SET reference voltage         | V <sub>IN_SET(ref)</sub>                            | 1.195 | 1.22  | 1.245 | V    | $^{1)}V_{EN} = 5.5 \text{ V}$<br>$T_{J} = 25^{\circ}\text{C}$                                                                                                                                                        | P_6.6.1  |
| IN_SET reference voltage         | V <sub>IN_SET(ref)</sub>                            | 1.184 | 1.22  | 1.256 | V    | $^{1)}V_{EN} = 5.5 \text{ V}$<br>$T_{J} = -40 115^{\circ}\text{C}$                                                                                                                                                   | P_6.6.17 |
| IN_SET output activation current | I <sub>IN_SET(ACT)</sub>                            | _     | -     | 15    | μΑ   | $V_{EN} = 5.5 \text{ V}$ $V_{PSx} = 3 \text{ V}$ $I_{OUTx} > 50\% \text{ of}$ $K_{x(typ)}^* I_{IN\_SET}$                                                                                                             | P_6.6.2  |
| OUT_SET output current matching  | $\Delta I_{\text{OUT\_SET(ON)}}/I_{\text{I}}$ N_SET | -4    | _     | 4     | %    | $V_S$ = 8 V to 18 V<br>$V_{OUT\_SET}$ = 1.2V<br>$I_{IN\_SET}$ = 267 $\mu$ A                                                                                                                                          | P_6.6.3  |
| PWMI low threshold               | $V_{PWMI(L)}$                                       | 1.5   | 1.7   | 2     | V    | $V_{\rm S} = 8 \text{ V to } 18 \text{ V}$<br>$V_{\rm EN} = 5.5 \text{ V}$                                                                                                                                           | P_6.6.6  |
| PWMI high threshold              | $V_{\rm PWMI(H)}$                                   | 2.5   | 2.7   | 3     | V    | $V_{\rm S} = 8 \text{ V to } 18 \text{ V}$<br>$V_{\rm EN} = 5.5 \text{ V}$                                                                                                                                           | P_6.6.7  |
| Timing                           |                                                     |       | ·     |       |      |                                                                                                                                                                                                                      |          |
| IN_SET turn on time              | t <sub>on(in_set)</sub>                             | -     | -     | 20    | μs   | $I^{1)2)}V_S = 13.5 \text{ V}$<br>$V_{PSx} = 4 \text{ V}$<br>$I_{IN\_SET}$ rising from 0 to 180 $\mu$ A<br>$I_{OUTx} = 90\%$ of $K_x^*I_{IN\_SET}$                                                                   | P_6.6.8  |
| IN_SET turn off time             | t <sub>OFF(IN_SET)</sub>                            | -     | -     | 10    | μs   | $^{1)2)}V_S = 13.5 \text{ V}$ $V_{PSX} = 4 \text{ V}$ $I_{IN\_SET}$ falling from 180 to 0 $\mu$ A $I_{OUTX} = 10\%$ of $K_X^*I_{IN\_SET}$                                                                            | P_6.6.9  |
| OUT_SET activation time          | $t_{ m del(OUT\_SET,H)}$                            | _     | -     | 5     | μs   | $I_{\text{IN\_SET}}^{1)3)}V_{\text{S}} = 13.5 \text{ V}$ $I_{\text{IN\_SET}}^{\text{rising from 0}}$ to 180 $\mu$ A $I_{\text{OUT\_SET}}^{\text{OUT\_SET}} = 90\% \text{ of }$ $I_{\text{IN\_SET}}^{\text{IN\_SET}}$ | P_6.6.10 |
| OUT_SET deactivation time        | $t_{ m del(OUT\_SET,L)}$                            | _     | -     | 5     | μs   | $I_{\text{IN\_SET}}^{1)3)}V_{\text{S}} = 13.5 \text{ V}$ $I_{\text{IN\_SET}}^{}$ falling from 180 to 0 $\mu$ A $I_{\text{OUT\_SET}}^{} = 10\% \text{ of}$ $I_{\text{IN\_SET}}^{}$                                    | P_6.6.11 |

## LITIX™ Basic+



#### **Power stages**

#### Electrical characteristics: IN\_SET, OUT\_SET and PWMI pins (cont'd) Table 7

| Parameter          | Symbol                 |      | Value | s    | Unit | Note or<br>Test Condition                                                                                                                                                                                                                          | Number   |
|--------------------|------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                    |                        | Min. | Тур.  | Max. |      |                                                                                                                                                                                                                                                    |          |
| PWMI turn on time  | t <sub>ON(PWMI)</sub>  | -    | -     | 15   | μs   | $V_{\rm EN} = 8 \text{ V to } 18 \text{ V}$<br>$V_{\rm EN} = 5.5 \text{ V}$<br>$V_{\rm PWMI}$ falling from 5 V to 0 V<br>$V_{\rm OUTx} = 90\%$ of $K_{\rm X}{}^{*}I_{\rm IN\_SET}$<br>$V_{\rm J} = -40 115 {}^{\circ}\text{C}$                     | P_6.6.12 |
| PWMI turn off time | t <sub>OFF(PWMI)</sub> | -    | -     | 10   | μs   | $V_{\rm EN} = 8 \text{ V to } 18 \text{ V}$<br>$V_{\rm EN} = 5.5 \text{ V}$<br>$V_{\rm PWMI} = 0 \text{ rising}$<br>from 0 V to 5 V<br>$V_{\rm OUTx} = 10\% \text{ of}$<br>$K_{\rm X}^* I_{\rm IN\_SET}$<br>$V_{\rm J} = -40 115^{\circ} \text{C}$ | P_6.6.13 |

<sup>1)</sup> Not subjected to production test: specified by design.

- 2) Refer to Figure 12.
- 3) Refer to Figure 13.
- 4) Refer to Figure 14.

**Load diagnosis** 



## 6 Load diagnosis

#### 6.1 Error management via ERRN and D-pins

Several diagnosis features are integrated in the TLD2131-3EP:

- Open load detection (OL) for any of the output channels OUTx.
- Short circuit OUTx-GND (SC) for any of the output channels OUTx.
- Single LED Short detection (SLS).

#### **6.1.1 ERRN pin**



Figure 15 ERRN pin (block diagram)

The device is able to report a detected failure in one of its driven loads and react to a fault detected by another LED driver in the system if a shared error network is implemented (i. e. driving LED chains of the same light function). This is possible with the usage of an external pull-up resistor, allowing multiple devices to share the open drain diagnosis output pin ERRN. All devices sharing the common error network are capable to detect the fault from any of the channels driven by the LITIX™ Basic+ LED drivers and, if desired, to switch multiple loads off.



#### **Load diagnosis**



Figure 16 Shared error network principle between LITIX™ Basic+ family devices

When one of the channels is detected to be under fault conditions (for, at least, a filter time  $t_{\text{fault}}$ ), the open $drain \ ERRN \ pin \ sinks \ a \ pull-down \ current \ \textit{I}_{ERRN(fault)} \ toward \ GND. \ Therefore \ an \ active \ low \ state \ can \ be \ detected$ at ERRN pin when  $V_{\rm ERRN} < V_{\rm ERRN(fault)}$  and if this condition is reached, provided the proper setup of the delay pin D, all the channels are switched off. Similarly, when the fault is removed, ERRN pin is put back in high impedance state, and the channels reactivation procedure can be completed once D-pin voltage is below the value  $V_{D(th)}$ , as illustrated in the timing diagrams in this chapter.

# infineon

**Load diagnosis** 

#### 6.1.2 **D-pin**



Figure 17 D-pin (block diagram).

The D-pin is designed for 2 main purposes:

- To react to error conditions in LED arrays according to the implemented fault management policy, in systems where multiple LED chains are used for a given light function.
- To extend the channels deactivation delay time of a value t<sub>D</sub>, adding a small signal capacitor from the D-pin to GND. In this way, an unstable or noisy fault condition may be prevented from switching off all the channels of a given light function (i.e. driven by several driver ICs sharing the same error network).

The functionality of the D-pin is shown in the Figure 17 simplified block diagram:

If one LED within one chain fails in open load condition or one of the device outputs are shorted to GND, the respective LED chain is off. Different automotive applications require a complete deactivation of a light function, if the desired brightness of the function (LED array) can not be achieved due to an internal error condition.

In normal operative status (no fault) a pull-down current  $I_{D(PD)}$  is sunk from the D-pin to GND. If there is a fault condition (for, at least, a filter time  $t_{\text{fault}}$ ) in one of the LED channels driven by the IC or in any of the devices sharing the same ERRN error network line, a pull-up current  $I_{D(\text{fault})}$  is instead sourced from the D-pin. As a consequence, if a capacitive or open load is applied at this pin, its voltage starts rising.

When  $V_{D(th)}$  is reached at D-pin, all the channels driven by the device are switched off and if other devices share the same ERRN and D-pins nodes, all the devices turn their outputs off.

Alternatively, if the D-pin is tied to GND, only the channel that has been detected with a fault is safely deactivated.

#### LITIX™ Basic+



#### **Load diagnosis**

The capacitor value used at the D-pin,  $C_D$ , sets the delay times  $t_{D(set/reset)}$  according to the following equations:

$$t_{D(set)} = \frac{C_D \cdot V_{D(th)}}{I_D} \tag{6.1}$$

$$t_{D(reset)} = \frac{C_D \cdot (V_{D(CL)} - V_{D(th)})}{I_D} \tag{6.2}$$

Note:

If the device detects a Single LED Short failure, the D-pin behavior and the overall fault management is slightly different (allows periodical retries with load reactivation, according to DS pin settings too), as described in **Chapter 6.3**.

#### 6.2 Open Load (OL) and short OUTx to GND (SC)

The behavior of the device during overload conditions that lead to an excess of internal heating up to overtemperature condition, is already described in **Chapter 5**.

Open load (OL) and OUTx shorted to GND (SC) diagnosis features are also integrated in the TLD2131-3EP.

An open load condition is detected if the voltage drop over one of the output stages  $V_{PSx}$  is below the threshold  $V_{PSx(OL)}$  at least for a filter time  $t_{fault}$ .

A short to GND condition is detected if the voltage of one output stages  $V_{\text{OUTx}}$  is below the threshold  $V_{\text{OUTx}(SC)}$  at least for a filter time  $t_{\text{fault}}$ .

#### 6.2.1 Fault management (D-pin open or connected with a capacitor to GND)

With D-pin open or connected with a capacitor to GND configuration, it is possible to switch off all the channels which share a common error network, without the need of an auxiliary microcontroller. For more details refer also to the timing diagram of **Figure 18**, **Figure 19**.

If there is an OL or SC condition on one of the outputs, a pull-up current  $I_{\text{OUT}(\text{fault})}$  then flows out from the affected channel, replacing the configured output current (but limited by the actual load impedance, e.g. reduced to zero with an ideal open load). Under these conditions, the ERRN pin starts sinking a current  $I_{\text{ERRN}(\text{fault})}$  toward GND and (with proper dimensioning of the external pull-up resistor) reaches a voltage level below  $V_{\text{FRRN}(\text{fault})}$ .

After  $t_{D(set)}$ , the voltage  $V_{D(th)}$  is reached at D-pin, the IN\_SET goes in a weak pull-down state with a current consumption  $I_{IN\_SET(fault)}$  after an additional latency time  $t_{IN\_SET(del)}$ . The ERRN low voltage can also be used as input signal for a microcontroller to perform the desired diagnosis policy.

The OL and SC error conditions are not latched: as soon as the fault condition is no longer present (at least for a filter time  $t_{\rm fault}$ ) ERRN goes back to high impedance. When its voltage is above  $V_{\rm ERRN(fault)}$ , the D-pin voltage starts decreasing and after  $t_{\rm D(reset)}$  goes below ( $V_{\rm D(th)}$  -  $V_{\rm D(th,hys)}$ ). Then the IN\_SET voltage goes up to  $V_{\rm IN_SET(ref)}$ , again after a time  $t_{\rm IN_SET(del)}$ : at this point, the output stages are activated again. The total time between the fault removal and the IN\_SET reactivation  $t_{\rm ERR(reset)}$  is extended by an additional latency which depends on the external ERRN pin pull-up and filter circuitry.

## LITIX™ Basic+

# infineon

#### **Load diagnosis**



Figure 18 Open load condition timing diagram example (D-pin unconnected or connected to external capacitor to GND,  $V_{\rm F}$  represents the typical forward voltage of the output load)

# infineon

#### **Load diagnosis**



Figure 19 Short circuit to GND condition timing diagram example (D-pin not connected to external capacitor to GND,  $V_{\text{Exvz}}$  represents the forward voltage of the output loads)

#### 6.2.2 Fault management (D-pin connected to GND)

With D-pin connected to GND configuration, it is possible to deactivate only the channel under fault conditions, still sharing ERRN pin in a common error network with other devices of LITIX™ Basic+ family.

If there is fault condition on one of the outputs, a pull-up current  $I_{\text{OUT}(\text{fault})}$  flows out from the affected channel, replacing the configured output current (but limited by the actual load impedance, e.g. reduced to zero with an ideal open load). Under fault conditions the ERRN pin starts sinking a current  $I_{\text{ERRN}(\text{fault})}$  to ground and the voltage level on this pin will drop below  $V_{\text{ERRN}(\text{fault})}$  if the external pull-up resistor is properly dimensioned. The ERRN low voltage can also be used as input signal for a  $\mu$ C to perform the desired diagnosis policy.

#### LITIX™ Basic+



#### **Load diagnosis**

The fault status is not latched: as soon as the fault condition is no longer present (at least for a filter time  $t_{\rm fault}$ ), ERRN goes back to high impedance and, once its voltage is above  $V_{\rm ERRN(fault)}$ , finally the output stages are activated again.

Examples of open load or short to GND diagnosis with D-pin open or connected to GND are shown in the timing diagrams of **Figure 20** and **Figure 21**.



Figure 20 Open load condition timing diagram example (D-pin connected to GND,  $V_F$  represents the forward voltage of the output load)

#### LITIX™ Basic+



#### **Load diagnosis**



Short circuit condition timing diagram example (D-pin connected to GND,  $V_{\rm F}$  represents the Figure 21 forward voltage of the output load)

#### 6.3 Single LED Short detection, SLS\_REF and DS pins

An output single LED short circuit (SLS) detection diagnosis feature is available. This allows an easy detection of loss of luminous flux in the light function due to this failure mode, which does not necessarily result in a condition similar or equivalent to an open load or short to GND condition. To make the SLS error management compliant with the majority of system requirements, the TLD2131-3EP allows the possibility to manage a low current consumption mode with a load reactivation and retry strategy (via D and DS pins connected to external capacitors), or with error detection via ERRN pin monitoring (with D-pin shorted to GND).



#### \_

#### 6.3.1 SLS\_REF pin



Figure 22 SLS\_REF pin (block diagram) with resistor termination

The SLS\_REF pin is designed to generate an accurate and tunable reference voltage to allow reliable detection of SLS failure.

This reference can be programmed to adapt the SLS detection to the load related variables (as number of LED in series, load currents, LED forward voltages fluctuation and mismatches, etc.).

The pin provides an accurate reference current  $I_{SLS\_REF}$  (a replica of  $I_{IN\_SET}$ ) which can be used to generate the desired reference voltage with an external low cost precision resistor. The voltage  $V_{SLS\_REF}$  is then internally compared with a fraction of the OUT voltage: if the OUT voltage is below the minimum expected value, then the SLS error management starts (see **Chapter 6.3.3** for more detailed description and reference formulas).

Figure 22 shows the basic block diagram of SLS\_REF pin.

**Load diagnosis** 



#### DS pin 6.3.2



Figure 23 DS pin (block diagram)

The DS pin is used to implement a timer function which allows load reactivation retries during SLS failure.

By default, when no SLS fault is detected, a pull-down current  $I_{DS(PD)}$  is sunk from the DS pin to GND. If a SLS fault condition is verified, a capacitor on DS pin allows fault management with minimal current consumption of the device for a time which depends on the capacitive load applied, according to the detailed description of Chapter 6.3.4.

#### 6.3.3 SLS fault detection

A single LED anode-cathode short circuit condition is detected if the lowest voltage between OUT1, OUT2 and OUT3 is below a fixed multiple  $B_{SLS}$  of the voltage at SLS\_REF pin, according to **Equation (6.3)**. The voltage  $V_{\rm SLS\_REF}$  can be adjusted applying a resistor from SLS\_REF to GND, according to **Equation (6.4)** and the parameter  $K_{SLS-RFF}$  (P\_7.5.13).

$$\min(V_{OUT1}, V_{OUT2}, V_{OUT3}) \le B_{SLS} \cdot V_{SLS\_REF}$$

$$(6.3)$$

$$V_{SLS\_REF} = I_{SLS\_REF} \cdot R_{SLS\_REF}$$
 (6.4)

#### 6.3.4 SLS fault management: D and DS pins open or connected with capacitors to **GND** (low power consumption mode with retry strategy)

Under this pin configuration, as described in the title of this chapter, if there is an SLS condition the outputs are turned off when the voltage level  $V_{D(th)}$  is reached at D-pin.

Under fault condition the ERRN pin starts sinking a current  $I_{\text{ERRN(fault)}}$  to ground and the voltage level on this pin will drop below  $V_{\text{ERRN(fault)}}$  if the external pull-up resistor is properly dimensioned. After  $t_{\text{D(set)}}$ , the voltage  $V_{\text{D(th)}}$ is reached at D-pin and the IN\_SET pins goes into a weak pull-down state with a current consumption I<sub>IN SET(fault)</sub>, after an additional latency time t<sub>IN SET(del)</sub>.



#### **Load diagnosis**

Then (differently from the management of OL and SC detection) the voltage at DS pin also starts rising with a pull-up current  $I_{\rm DS(PU)}$ , until it reaches the threshold  $V_{\rm DS(H)}$ , when it starts discharging with the current  $I_{\rm DS(PD)}$ . Now the DS voltage can cross the lower voltage threshold  $V_{\rm DS(L)}$ : at this time a full wait time cycle  $t_{\rm SL\_WAIT}$  is completed and the device performs a load reactivation retry, turning the output currents back on. If the SLS fault condition persists, a new  $t_{\rm SL\_WAIT}$  cycle is started. If at the end of one wait cycle the fault is not detected anymore, the device goes back to normal operation. The dimensioning of typical  $t_{\rm SL\_WAIT}$  is ruled by the following equations.

$$t_{DS(rise)} = \frac{C_{DS} \cdot V_{DS(H)}}{I_{DS(PU)}} \tag{6.5}$$

$$t_{DS(fall)} = \frac{C_{DS} \cdot \left(V_{DS(H)} - V_{DS(L)}\right)}{I_{DS(PD)}} \approx \frac{C_{DS} \cdot V_{DS(H)}}{I_{DS(PD)}} \tag{6.6}$$

$$t_{SL(wait)} = t_{DS(rise)} + t_{DS(fall)} + t_{IN\_SET(del)} \approx t_{DS(rise)}$$
(6.7)

A graphical description is shown in the timing diagram example of Figure 24.

With this error management algorithm, it is possible to detect the SLS fault monitoring the device consumption from the VS line, which remains as low as  $I_{S(fault)}$  during the whole wait cycle.



Figure 24 Single LED short condition timing diagram example (D pin not connected or connected to external capacitor to GND)

#### 6.3.5 SLS fault management: D-pin shorted to GND

Under D-pin shorted to GND configuration, the output affected by a single LED short fault is not turned off, different from an open load or short circuit to GND fault condition. The potential on the IN\_SET pin remains

#### LITIX™ Basic+



#### **Load diagnosis**

 $V_{\rm IN\_SET(ref)}$ , the ERRN pin starts sinking a current  $I_{\rm ERRN(fault)}$  toward GND. Again, the resulting ERRN low voltage can be used as input signal for a microcontroller to perform the desired diagnosis policy. Also the SLS status is not latched: as soon as the fault condition is no longer present (at least for a filter time  $t_{\rm fault}$ ) ERRN goes back to high impedance.

An examples of this SLS diagnosis condition is shown in the timing diagrams of Figure 25.



Figure 25 Single LED short condition timing diagram example (D pin shorted to GND)

#### 6.4 Electrical characteristics: Load diagnosis and Overload management

#### Table 8 Electrical Characteristics: Fault management

| Parameter              | Symbol                      | Values |      |      | Unit | Note or                                                                                                                                                    | Number  |
|------------------------|-----------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                        |                             | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                                      |         |
| IN_SET fault current   | I <sub>IN_SET</sub> (fault) | -      | -    | 10   | μА   | $^{1)}V_{S} > 8 \text{ V}$<br>$V_{OUT} = 3.6 \text{ V}$<br>$V_{ERRN} = 0 \text{ V}$<br>$V_{IN\_SET} = 1 \text{ V}$<br>D open<br>$V_{EN} > V_{DEN(th,max)}$ | P_7.5.1 |
| ERRN fault current     | I <sub>ERRN</sub> (fault)   | 2      | -    | -    | mA   | $^{1)}V_{\rm S} > 8 \text{ V}$<br>$V_{\rm ERRN} = 0.8 \text{ V}$<br>Fault condition<br>$V_{\rm EN} > V_{\rm DEN(th,max)}$                                  | P_7.5.2 |
| ERRN input threshold   | V <sub>ERRN(th)</sub>       | 0.8    | -    | 2.0  | V    | $^{1)}V_{S} > 8 \text{ V}$                                                                                                                                 | P_7.5.3 |
| OL detection threshold | $V_{PS(OL)}$                | 0.2    | -    | 0.4  | V    | $V_{\rm S} > 8  \rm V$<br>$V_{\rm EN} > V_{\rm DEN(th, max)}$                                                                                              | P_7.5.5 |
| SC detection threshold | V <sub>OUT(SC)</sub>        | 0.8    | -    | 1.35 | V    | $V_{\rm S} > 8 \text{ V}$<br>$V_{\rm EN} > V_{\rm DEN(th, max)}$                                                                                           | P_7.5.6 |

## LITIX™ Basic+



#### **Load diagnosis**

#### **Table 8 Electrical Characteristics: Fault management** (cont'd)

| Parameter                                                                                   | Symbol                  |       | Value | S     | Unit | Note or<br>Test Condition                                                                                                                             | Number   |
|---------------------------------------------------------------------------------------------|-------------------------|-------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                             |                         | Min.  | Тур.  | Max.  |      |                                                                                                                                                       |          |
| Fault detection current                                                                     | I <sub>OUT(fault)</sub> | 50    | -     | 180   | μΑ   | $V_{\rm S} > 8 \text{ V}$ $V_{\rm OUT} = 0 \text{ V}$ $V_{\rm EN} > V_{\rm DEN(th, max)}$                                                             | P_7.5.7  |
| D-pin                                                                                       |                         |       |       |       |      |                                                                                                                                                       |          |
| Threshold voltage for function de-activation                                                | $V_{ m D(th)}$          | 1.4   | _     | 2     | V    | $V_{\rm S}$ > 8 V<br>$V_{\rm EN}$ = 5.5 V                                                                                                             | P_7.5.8  |
| Threshold hysteresis                                                                        | $V_{D(hys)}$            | -     | 100   | -     | mV   | $V_{\rm S} > 8 \text{ V}$<br>$V_{\rm EN} = 5.5 \text{ V}$<br>$V_{\rm OUT} = V_{\rm OUT(OL)}$                                                          | P_7.5.9  |
| Fault pull-up current                                                                       | I <sub>D(fault)</sub>   | 20    | 35    | 50    | μΑ   | $V_S > 8 V$ $V_{OUT} = V_{OUT(OL)}$ $V_D = 2 V$                                                                                                       | P_7.5.10 |
| Pull-down current                                                                           | I <sub>D(PD)</sub>      | 40    | 60    | 95    | μА   | $V_S > 8 \text{ V}$<br>$V_{EN} = 5.5 \text{ V}$<br>$V_D = 1.4 \text{ V}$<br>$V_{ERRN} = 2 \text{ V}$<br>$V_{PS} = 3 \text{ V}$<br>No fault conditions | P_7.5.11 |
| Internal clamp voltage                                                                      | $V_{D(CL)}$             | 4     | _     | 6     | V    | $V_{\rm S} > 8  \rm V$<br>$V_{\rm OUT} = V_{\rm OUT(OL)}$<br>D-pin open                                                                               | P_7.5.12 |
| SLS_REF pin                                                                                 | ·                       |       |       |       |      |                                                                                                                                                       |          |
| Relative pull-up current,<br>related to IN_SET<br>I <sub>SLS_REF</sub> / I <sub>INSET</sub> | K <sub>SLS_REF</sub>    | 0.972 | 1     | 1.028 | -    | $V_{\rm S} > 8 \text{ V}$<br>$V_{\rm SLS\_REF} = 0.75$<br>3.25  V<br>$I_{\rm IN\_SET} = 50$ 270 µA                                                    | P_7.5.13 |
| Output attenuation factor for internal reference comparison                                 | B <sub>SLS</sub>        | 3.77  | 3.93  | 4.09  | -    | $V_{\rm S} > 14.65 \rm V$<br>min( $V_{\rm OUT}$ ) = 13 V                                                                                              | P_7.5.21 |
| Output attenuation factor for internal reference comparison                                 | B <sub>SLS</sub>        | 3.76  | 3.93  | 4.10  | _    | $V_{\rm S} > 8 \text{ V}$<br>$min(V_{\rm OUT}) = 7 \text{ V}$                                                                                         | P_7.5.22 |
| Output attenuation factor for internal reference comparison                                 | B <sub>SLS</sub>        | 3.75  | 3.93  | 4.11  | -    | $V_{\rm S} > 8 \text{ V}$<br>min( $V_{\rm OUT}$ ) = 5 V                                                                                               | P_7.5.23 |
| Output attenuation factor for internal reference comparison                                 | B <sub>SLS</sub>        | 3.73  | 3.93  | 4.13  | -    | $V_{\rm S} > 8 \text{ V}$<br>$min(V_{\rm OUT}) = 3 \text{ V}$                                                                                         | P_7.5.24 |

## LITIX™ Basic+



#### **Load diagnosis**

#### **Table 8 Electrical Characteristics: Fault management** (cont'd)

| Parameter                                                            | Symbol                   | Values |      |      | Unit     | Note or                                                                                                                                                  | Number   |
|----------------------------------------------------------------------|--------------------------|--------|------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                      |                          | Min.   | Тур. | Max. |          | <b>Test Condition</b>                                                                                                                                    |          |
| SLS saturation voltage threshold                                     | V <sub>SLS_REF(CL)</sub> | 3.5    | -    | 6    | V        | $V_{\rm S} > 8 \text{ V}$<br>$V_{\rm EN} = 5.5 \text{ V}$<br>$V_{\rm PWMI} = 0 \text{ V}$<br>SLS_REF open                                                | P_7.5.14 |
| DS pin                                                               |                          |        |      |      |          |                                                                                                                                                          |          |
| High threshold voltage (to trigger from pull up to pulldown current) | V <sub>DS(H)</sub>       | 2.3    | 2.5  | 2.7  | V        | $V_S > 8 \text{ V}$<br>$V_{SLS\_REF} = 1.5 \text{ V}$<br>$V_{OUT} = V_{OUT} = 7 \text{ V}$<br>$V_{OUT} = 5 \text{ V}$                                    | P_7.5.15 |
| Low threshold voltage for retry activation                           | V <sub>DS(L)</sub>       | 0.2    | 0.3  | 0.4  | V        | $V_S > 8 \text{ V}$<br>$V_{SLS\_REF} = 1.5 \text{ V}$<br>$V_{OUT} = V_{OUT} = 7 \text{ V}$<br>$V_{OUT} = 5 \text{ V}$                                    | P_7.5.16 |
| Pull-up current                                                      | I <sub>DS(PU)</sub>      | 25     | 35   | 50   | μΑ       | $V_S > 8 \text{ V}$<br>$V_{SLS\_REF} = 1.5 \text{ V}$<br>$V_{OUT} = V_{OUT} = 7 \text{ V}$<br>$V_{OUT} = 5 \text{ V}$                                    | P_7.5.17 |
| Pull-down current                                                    | I <sub>DS(PD)</sub>      | 300    | 500  | 750  | μА       | $V_S > 8 \text{ V}$<br>$V_{EN} = 5.5 \text{ V}$<br>$V_{DS} = 0.4 \text{ V}$<br>$V_{ERRN} = 2 \text{ V}$<br>$V_{PS} = 3 \text{ V}$<br>No fault conditions | P_7.5.18 |
| Timing                                                               |                          |        |      |      | <u> </u> |                                                                                                                                                          |          |
| Fault to ERRN activation delay                                       | t <sub>fault</sub>       | 40     | -    | 150  | μs       | $^{1)}V_{S} > 8 \text{ V}$<br>$V_{OUT}$ rising from 5 V<br>to $V_{S}$<br>$V_{EN} > V_{DEN(th, max)}$                                                     | P_7.5.19 |
| Fault appearance/removal to IN_SET deactivation/activation delay     | t <sub>IN_SET(del)</sub> | -      | -    | 10   | μs       | 1) V <sub>S</sub> > 8 V<br>OUT open<br>D rising from 0 V to<br>5 V<br>V <sub>EN</sub> > V <sub>DEN(th, max)</sub>                                        | P_7.5.20 |

<sup>1)</sup> Not subjected to production test: specified by design.

#### **Application information**

#### **Application information** 7

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



**Application diagram example** Figure 26

Note: This is a very simplified example of an application circuit. The function must be verified in the real application.



#### **Package outline**

#### Package outline 8



Figure 27 PG-TSDSO-14

#### **Green product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

#### **Further information on packages**

https://www.infineon.com/packages

## LITIX™ Basic+



**Revision History** 

# 9 Revision History

| Revision | Date       | Changes                   |
|----------|------------|---------------------------|
| 1.00     | 2018-10-09 | Initial datasheet created |

#### Trademarks

Edition 2018-10-09 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

**Document reference** LITIX<sup>™</sup> Basic+ **TLD2131-3EP** 

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.